VECTREX_XLINK Project Status
Project File: vectrex_xlink.ise Current State: Programming File Generated
Module Name: vectrex_xlink
  • Errors:
No Errors
Target Device: xc2v1000-4fg456
  • Warnings:
207 Warnings
Product Version: ISE 9.2.03i
  • Updated:
Wed Jan 25 12:26:01 2012
 
VECTREX_XLINK Partition Summary
No partition information was found.
 
Device Utilization Summary
Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Flip Flops 980 10,240 9%  
Number of 4 input LUTs 2,968 10,240 28%  
Logic Distribution     
Number of occupied Slices 1,864 5,120 36%  
Number of Slices containing only related logic 1,864 1,864 100%  
Number of Slices containing unrelated logic 0 1,864 0%  
Total Number of 4 input LUTs 3,166 10,240 30%  
Number used as logic 2,968      
Number used as a route-thru 196      
Number used as Shift registers 2      
Number of bonded IOBs 38 324 11%  
    IOB Flip Flops 11      
Number of Block RAMs 9 40 22%  
Number of MULT18X18s 1 40 2%  
Number of GCLKs 4 16 25%  
Number of DCMs 1 8 12%  
Total equivalent gate count for design 630,753      
Additional JTAG gate count for IOBs 1,824      
 
Performance Summary
Final Timing Score: 0 Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentWed Jan 25 12:24:45 20120198 Warnings13 Infos
Translation ReportCurrentWed Jan 25 12:24:49 2012000
Map ReportCurrentWed Jan 25 12:24:57 201205 Warnings2 Infos
Place and Route ReportCurrentWed Jan 25 12:25:49 201203 Warnings3 Infos
Static Timing ReportCurrentWed Jan 25 12:25:52 2012003 Infos
Bitgen ReportCurrentWed Jan 25 12:26:01 201201 Warning0